| // SPDX-License-Identifier: GPL-2.0 OR Linux-OpenIB |
| /* Copyright (c) 2019 Mellanox Technologies. */ |
| |
| #include "en/params.h" |
| #include "en/txrx.h" |
| #include "en/port.h" |
| #include "en_accel/en_accel.h" |
| #include "accel/ipsec.h" |
| #include "fpga/ipsec.h" |
| |
| static bool mlx5e_rx_is_xdp(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| return params->xdp_prog || xsk; |
| } |
| |
| u16 mlx5e_get_linear_rq_headroom(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| u16 headroom; |
| |
| if (xsk) |
| return xsk->headroom; |
| |
| headroom = NET_IP_ALIGN; |
| if (mlx5e_rx_is_xdp(params, xsk)) |
| headroom += XDP_PACKET_HEADROOM; |
| else |
| headroom += MLX5_RX_HEADROOM; |
| |
| return headroom; |
| } |
| |
| u32 mlx5e_rx_get_min_frag_sz(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| u32 hw_mtu = MLX5E_SW2HW_MTU(params, params->sw_mtu); |
| u16 linear_rq_headroom = mlx5e_get_linear_rq_headroom(params, xsk); |
| |
| return linear_rq_headroom + hw_mtu; |
| } |
| |
| static u32 mlx5e_rx_get_linear_frag_sz(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| u32 frag_sz = mlx5e_rx_get_min_frag_sz(params, xsk); |
| |
| /* AF_XDP doesn't build SKBs in place. */ |
| if (!xsk) |
| frag_sz = MLX5_SKB_FRAG_SZ(frag_sz); |
| |
| /* XDP in mlx5e doesn't support multiple packets per page. AF_XDP is a |
| * special case. It can run with frames smaller than a page, as it |
| * doesn't allocate pages dynamically. However, here we pretend that |
| * fragments are page-sized: it allows to treat XSK frames like pages |
| * by redirecting alloc and free operations to XSK rings and by using |
| * the fact there are no multiple packets per "page" (which is a frame). |
| * The latter is important, because frames may come in a random order, |
| * and we will have trouble assemblying a real page of multiple frames. |
| */ |
| if (mlx5e_rx_is_xdp(params, xsk)) |
| frag_sz = max_t(u32, frag_sz, PAGE_SIZE); |
| |
| /* Even if we can go with a smaller fragment size, we must not put |
| * multiple packets into a single frame. |
| */ |
| if (xsk) |
| frag_sz = max_t(u32, frag_sz, xsk->chunk_size); |
| |
| return frag_sz; |
| } |
| |
| u8 mlx5e_mpwqe_log_pkts_per_wqe(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| u32 linear_frag_sz = mlx5e_rx_get_linear_frag_sz(params, xsk); |
| |
| return MLX5_MPWRQ_LOG_WQE_SZ - order_base_2(linear_frag_sz); |
| } |
| |
| bool mlx5e_rx_is_linear_skb(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| /* AF_XDP allocates SKBs on XDP_PASS - ensure they don't occupy more |
| * than one page. For this, check both with and without xsk. |
| */ |
| u32 linear_frag_sz = max(mlx5e_rx_get_linear_frag_sz(params, xsk), |
| mlx5e_rx_get_linear_frag_sz(params, NULL)); |
| |
| return !params->lro_en && linear_frag_sz <= PAGE_SIZE; |
| } |
| |
| bool mlx5e_verify_rx_mpwqe_strides(struct mlx5_core_dev *mdev, |
| u8 log_stride_sz, u8 log_num_strides) |
| { |
| if (log_stride_sz + log_num_strides != MLX5_MPWRQ_LOG_WQE_SZ) |
| return false; |
| |
| if (log_stride_sz < MLX5_MPWQE_LOG_STRIDE_SZ_BASE || |
| log_stride_sz > MLX5_MPWQE_LOG_STRIDE_SZ_MAX) |
| return false; |
| |
| if (log_num_strides > MLX5_MPWQE_LOG_NUM_STRIDES_MAX) |
| return false; |
| |
| if (MLX5_CAP_GEN(mdev, ext_stride_num_range)) |
| return log_num_strides >= MLX5_MPWQE_LOG_NUM_STRIDES_EXT_BASE; |
| |
| return log_num_strides >= MLX5_MPWQE_LOG_NUM_STRIDES_BASE; |
| } |
| |
| bool mlx5e_rx_mpwqe_is_linear_skb(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| s8 log_num_strides; |
| u8 log_stride_sz; |
| |
| if (!mlx5e_rx_is_linear_skb(params, xsk)) |
| return false; |
| |
| log_stride_sz = order_base_2(mlx5e_rx_get_linear_frag_sz(params, xsk)); |
| log_num_strides = MLX5_MPWRQ_LOG_WQE_SZ - log_stride_sz; |
| |
| return mlx5e_verify_rx_mpwqe_strides(mdev, log_stride_sz, log_num_strides); |
| } |
| |
| u8 mlx5e_mpwqe_get_log_rq_size(struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| u8 log_pkts_per_wqe = mlx5e_mpwqe_log_pkts_per_wqe(params, xsk); |
| |
| /* Numbers are unsigned, don't subtract to avoid underflow. */ |
| if (params->log_rq_mtu_frames < |
| log_pkts_per_wqe + MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW) |
| return MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE_MPW; |
| |
| return params->log_rq_mtu_frames - log_pkts_per_wqe; |
| } |
| |
| u8 mlx5e_mpwqe_get_log_stride_size(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| if (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, xsk)) |
| return order_base_2(mlx5e_rx_get_linear_frag_sz(params, xsk)); |
| |
| return MLX5_MPWRQ_DEF_LOG_STRIDE_SZ(mdev); |
| } |
| |
| u8 mlx5e_mpwqe_get_log_num_strides(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| return MLX5_MPWRQ_LOG_WQE_SZ - |
| mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk); |
| } |
| |
| u16 mlx5e_get_rq_headroom(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk) |
| { |
| bool is_linear_skb = (params->rq_wq_type == MLX5_WQ_TYPE_CYCLIC) ? |
| mlx5e_rx_is_linear_skb(params, xsk) : |
| mlx5e_rx_mpwqe_is_linear_skb(mdev, params, xsk); |
| |
| return is_linear_skb ? mlx5e_get_linear_rq_headroom(params, xsk) : 0; |
| } |
| |
| u16 mlx5e_calc_sq_stop_room(struct mlx5_core_dev *mdev, struct mlx5e_params *params) |
| { |
| bool is_mpwqe = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_SKB_TX_MPWQE); |
| u16 stop_room; |
| |
| stop_room = mlx5e_tls_get_stop_room(mdev, params); |
| stop_room += mlx5e_stop_room_for_wqe(MLX5_SEND_WQE_MAX_WQEBBS); |
| if (is_mpwqe) |
| /* A MPWQE can take up to the maximum-sized WQE + all the normal |
| * stop room can be taken if a new packet breaks the active |
| * MPWQE session and allocates its WQEs right away. |
| */ |
| stop_room += mlx5e_stop_room_for_wqe(MLX5_SEND_WQE_MAX_WQEBBS); |
| |
| return stop_room; |
| } |
| |
| int mlx5e_validate_params(struct mlx5_core_dev *mdev, struct mlx5e_params *params) |
| { |
| size_t sq_size = 1 << params->log_sq_size; |
| u16 stop_room; |
| |
| stop_room = mlx5e_calc_sq_stop_room(mdev, params); |
| if (stop_room >= sq_size) { |
| mlx5_core_err(mdev, "Stop room %u is bigger than the SQ size %zu\n", |
| stop_room, sq_size); |
| return -EINVAL; |
| } |
| |
| return 0; |
| } |
| |
| static struct dim_cq_moder mlx5e_get_def_tx_moderation(u8 cq_period_mode) |
| { |
| struct dim_cq_moder moder = {}; |
| |
| moder.cq_period_mode = cq_period_mode; |
| moder.pkts = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS; |
| moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC; |
| if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE) |
| moder.usec = MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC_FROM_CQE; |
| |
| return moder; |
| } |
| |
| static struct dim_cq_moder mlx5e_get_def_rx_moderation(u8 cq_period_mode) |
| { |
| struct dim_cq_moder moder = {}; |
| |
| moder.cq_period_mode = cq_period_mode; |
| moder.pkts = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS; |
| moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC; |
| if (cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE) |
| moder.usec = MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE; |
| |
| return moder; |
| } |
| |
| static u8 mlx5_to_net_dim_cq_period_mode(u8 cq_period_mode) |
| { |
| return cq_period_mode == MLX5_CQ_PERIOD_MODE_START_FROM_CQE ? |
| DIM_CQ_PERIOD_MODE_START_FROM_CQE : |
| DIM_CQ_PERIOD_MODE_START_FROM_EQE; |
| } |
| |
| void mlx5e_reset_tx_moderation(struct mlx5e_params *params, u8 cq_period_mode) |
| { |
| if (params->tx_dim_enabled) { |
| u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode); |
| |
| params->tx_cq_moderation = net_dim_get_def_tx_moderation(dim_period_mode); |
| } else { |
| params->tx_cq_moderation = mlx5e_get_def_tx_moderation(cq_period_mode); |
| } |
| } |
| |
| void mlx5e_reset_rx_moderation(struct mlx5e_params *params, u8 cq_period_mode) |
| { |
| if (params->rx_dim_enabled) { |
| u8 dim_period_mode = mlx5_to_net_dim_cq_period_mode(cq_period_mode); |
| |
| params->rx_cq_moderation = net_dim_get_def_rx_moderation(dim_period_mode); |
| } else { |
| params->rx_cq_moderation = mlx5e_get_def_rx_moderation(cq_period_mode); |
| } |
| } |
| |
| void mlx5e_set_tx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode) |
| { |
| mlx5e_reset_tx_moderation(params, cq_period_mode); |
| MLX5E_SET_PFLAG(params, MLX5E_PFLAG_TX_CQE_BASED_MODER, |
| params->tx_cq_moderation.cq_period_mode == |
| MLX5_CQ_PERIOD_MODE_START_FROM_CQE); |
| } |
| |
| void mlx5e_set_rx_cq_mode_params(struct mlx5e_params *params, u8 cq_period_mode) |
| { |
| mlx5e_reset_rx_moderation(params, cq_period_mode); |
| MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_CQE_BASED_MODER, |
| params->rx_cq_moderation.cq_period_mode == |
| MLX5_CQ_PERIOD_MODE_START_FROM_CQE); |
| } |
| |
| bool slow_pci_heuristic(struct mlx5_core_dev *mdev) |
| { |
| u32 link_speed = 0; |
| u32 pci_bw = 0; |
| |
| mlx5e_port_max_linkspeed(mdev, &link_speed); |
| pci_bw = pcie_bandwidth_available(mdev->pdev, NULL, NULL, NULL); |
| mlx5_core_dbg_once(mdev, "Max link speed = %d, PCI BW = %d\n", |
| link_speed, pci_bw); |
| |
| #define MLX5E_SLOW_PCI_RATIO (2) |
| |
| return link_speed && pci_bw && |
| link_speed > MLX5E_SLOW_PCI_RATIO * pci_bw; |
| } |
| |
| bool mlx5e_striding_rq_possible(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params) |
| { |
| if (!mlx5e_check_fragmented_striding_rq_cap(mdev)) |
| return false; |
| |
| if (mlx5_fpga_is_ipsec_device(mdev)) |
| return false; |
| |
| if (params->xdp_prog) { |
| /* XSK params are not considered here. If striding RQ is in use, |
| * and an XSK is being opened, mlx5e_rx_mpwqe_is_linear_skb will |
| * be called with the known XSK params. |
| */ |
| if (!mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL)) |
| return false; |
| } |
| |
| return true; |
| } |
| |
| void mlx5e_init_rq_type_params(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params) |
| { |
| params->log_rq_mtu_frames = is_kdump_kernel() ? |
| MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE : |
| MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE; |
| |
| mlx5_core_info(mdev, "MLX5E: StrdRq(%d) RqSz(%ld) StrdSz(%ld) RxCqeCmprss(%d)\n", |
| params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ, |
| params->rq_wq_type == MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ ? |
| BIT(mlx5e_mpwqe_get_log_rq_size(params, NULL)) : |
| BIT(params->log_rq_mtu_frames), |
| BIT(mlx5e_mpwqe_get_log_stride_size(mdev, params, NULL)), |
| MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)); |
| } |
| |
| void mlx5e_set_rq_type(struct mlx5_core_dev *mdev, struct mlx5e_params *params) |
| { |
| params->rq_wq_type = mlx5e_striding_rq_possible(mdev, params) && |
| MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ) ? |
| MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ : |
| MLX5_WQ_TYPE_CYCLIC; |
| } |
| |
| void mlx5e_build_rq_params(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params) |
| { |
| /* Prefer Striding RQ, unless any of the following holds: |
| * - Striding RQ configuration is not possible/supported. |
| * - Slow PCI heuristic. |
| * - Legacy RQ would use linear SKB while Striding RQ would use non-linear. |
| * |
| * No XSK params: checking the availability of striding RQ in general. |
| */ |
| if (!slow_pci_heuristic(mdev) && |
| mlx5e_striding_rq_possible(mdev, params) && |
| (mlx5e_rx_mpwqe_is_linear_skb(mdev, params, NULL) || |
| !mlx5e_rx_is_linear_skb(params, NULL))) |
| MLX5E_SET_PFLAG(params, MLX5E_PFLAG_RX_STRIDING_RQ, true); |
| mlx5e_set_rq_type(mdev, params); |
| mlx5e_init_rq_type_params(mdev, params); |
| } |
| |
| /* Build queue parameters */ |
| |
| void mlx5e_build_create_cq_param(struct mlx5e_create_cq_param *ccp, struct mlx5e_channel *c) |
| { |
| *ccp = (struct mlx5e_create_cq_param) { |
| .napi = &c->napi, |
| .ch_stats = c->stats, |
| .node = cpu_to_node(c->cpu), |
| .ix = c->ix, |
| }; |
| } |
| |
| #define DEFAULT_FRAG_SIZE (2048) |
| |
| static void mlx5e_build_rq_frags_info(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk, |
| struct mlx5e_rq_frags_info *info) |
| { |
| u32 byte_count = MLX5E_SW2HW_MTU(params, params->sw_mtu); |
| int frag_size_max = DEFAULT_FRAG_SIZE; |
| u32 buf_size = 0; |
| int i; |
| |
| if (mlx5_fpga_is_ipsec_device(mdev)) |
| byte_count += MLX5E_METADATA_ETHER_LEN; |
| |
| if (mlx5e_rx_is_linear_skb(params, xsk)) { |
| int frag_stride; |
| |
| frag_stride = mlx5e_rx_get_linear_frag_sz(params, xsk); |
| frag_stride = roundup_pow_of_two(frag_stride); |
| |
| info->arr[0].frag_size = byte_count; |
| info->arr[0].frag_stride = frag_stride; |
| info->num_frags = 1; |
| info->wqe_bulk = PAGE_SIZE / frag_stride; |
| goto out; |
| } |
| |
| if (byte_count > PAGE_SIZE + |
| (MLX5E_MAX_RX_FRAGS - 1) * frag_size_max) |
| frag_size_max = PAGE_SIZE; |
| |
| i = 0; |
| while (buf_size < byte_count) { |
| int frag_size = byte_count - buf_size; |
| |
| if (i < MLX5E_MAX_RX_FRAGS - 1) |
| frag_size = min(frag_size, frag_size_max); |
| |
| info->arr[i].frag_size = frag_size; |
| info->arr[i].frag_stride = roundup_pow_of_two(frag_size); |
| |
| buf_size += frag_size; |
| i++; |
| } |
| info->num_frags = i; |
| /* number of different wqes sharing a page */ |
| info->wqe_bulk = 1 + (info->num_frags % 2); |
| |
| out: |
| info->wqe_bulk = max_t(u8, info->wqe_bulk, 8); |
| info->log_num_frags = order_base_2(info->num_frags); |
| } |
| |
| static u8 mlx5e_get_rqwq_log_stride(u8 wq_type, int ndsegs) |
| { |
| int sz = sizeof(struct mlx5_wqe_data_seg) * ndsegs; |
| |
| switch (wq_type) { |
| case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ: |
| sz += sizeof(struct mlx5e_rx_wqe_ll); |
| break; |
| default: /* MLX5_WQ_TYPE_CYCLIC */ |
| sz += sizeof(struct mlx5e_rx_wqe_cyc); |
| } |
| |
| return order_base_2(sz); |
| } |
| |
| static void mlx5e_build_common_cq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_cq_param *param) |
| { |
| void *cqc = param->cqc; |
| |
| MLX5_SET(cqc, cqc, uar_page, mdev->priv.uar->index); |
| if (MLX5_CAP_GEN(mdev, cqe_128_always) && cache_line_size() >= 128) |
| MLX5_SET(cqc, cqc, cqe_sz, CQE_STRIDE_128_PAD); |
| } |
| |
| static void mlx5e_build_rx_cq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk, |
| struct mlx5e_cq_param *param) |
| { |
| bool hw_stridx = false; |
| void *cqc = param->cqc; |
| u8 log_cq_size; |
| |
| switch (params->rq_wq_type) { |
| case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ: |
| log_cq_size = mlx5e_mpwqe_get_log_rq_size(params, xsk) + |
| mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk); |
| hw_stridx = MLX5_CAP_GEN(mdev, mini_cqe_resp_stride_index); |
| break; |
| default: /* MLX5_WQ_TYPE_CYCLIC */ |
| log_cq_size = params->log_rq_mtu_frames; |
| } |
| |
| MLX5_SET(cqc, cqc, log_cq_size, log_cq_size); |
| if (MLX5E_GET_PFLAG(params, MLX5E_PFLAG_RX_CQE_COMPRESS)) { |
| MLX5_SET(cqc, cqc, mini_cqe_res_format, hw_stridx ? |
| MLX5_CQE_FORMAT_CSUM_STRIDX : MLX5_CQE_FORMAT_CSUM); |
| MLX5_SET(cqc, cqc, cqe_comp_en, 1); |
| } |
| |
| mlx5e_build_common_cq_param(mdev, param); |
| param->cq_period_mode = params->rx_cq_moderation.cq_period_mode; |
| } |
| |
| static u8 rq_end_pad_mode(struct mlx5_core_dev *mdev, struct mlx5e_params *params) |
| { |
| bool ro = pcie_relaxed_ordering_enabled(mdev->pdev) && |
| MLX5_CAP_GEN(mdev, relaxed_ordering_write); |
| |
| return ro && params->lro_en ? |
| MLX5_WQ_END_PAD_MODE_NONE : MLX5_WQ_END_PAD_MODE_ALIGN; |
| } |
| |
| int mlx5e_build_rq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_xsk_param *xsk, |
| u16 q_counter, |
| struct mlx5e_rq_param *param) |
| { |
| void *rqc = param->rqc; |
| void *wq = MLX5_ADDR_OF(rqc, rqc, wq); |
| int ndsegs = 1; |
| |
| switch (params->rq_wq_type) { |
| case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ: { |
| u8 log_wqe_num_of_strides = mlx5e_mpwqe_get_log_num_strides(mdev, params, xsk); |
| u8 log_wqe_stride_size = mlx5e_mpwqe_get_log_stride_size(mdev, params, xsk); |
| |
| if (!mlx5e_verify_rx_mpwqe_strides(mdev, log_wqe_stride_size, |
| log_wqe_num_of_strides)) { |
| mlx5_core_err(mdev, |
| "Bad RX MPWQE params: log_stride_size %u, log_num_strides %u\n", |
| log_wqe_stride_size, log_wqe_num_of_strides); |
| return -EINVAL; |
| } |
| |
| MLX5_SET(wq, wq, log_wqe_num_of_strides, |
| log_wqe_num_of_strides - MLX5_MPWQE_LOG_NUM_STRIDES_BASE); |
| MLX5_SET(wq, wq, log_wqe_stride_size, |
| log_wqe_stride_size - MLX5_MPWQE_LOG_STRIDE_SZ_BASE); |
| MLX5_SET(wq, wq, log_wq_sz, mlx5e_mpwqe_get_log_rq_size(params, xsk)); |
| break; |
| } |
| default: /* MLX5_WQ_TYPE_CYCLIC */ |
| MLX5_SET(wq, wq, log_wq_sz, params->log_rq_mtu_frames); |
| mlx5e_build_rq_frags_info(mdev, params, xsk, ¶m->frags_info); |
| ndsegs = param->frags_info.num_frags; |
| } |
| |
| MLX5_SET(wq, wq, wq_type, params->rq_wq_type); |
| MLX5_SET(wq, wq, end_padding_mode, rq_end_pad_mode(mdev, params)); |
| MLX5_SET(wq, wq, log_wq_stride, |
| mlx5e_get_rqwq_log_stride(params->rq_wq_type, ndsegs)); |
| MLX5_SET(wq, wq, pd, mdev->mlx5e_res.hw_objs.pdn); |
| MLX5_SET(rqc, rqc, counter_set_id, q_counter); |
| MLX5_SET(rqc, rqc, vsd, params->vlan_strip_disable); |
| MLX5_SET(rqc, rqc, scatter_fcs, params->scatter_fcs_en); |
| |
| param->wq.buf_numa_node = dev_to_node(mlx5_core_dma_dev(mdev)); |
| mlx5e_build_rx_cq_param(mdev, params, xsk, ¶m->cqp); |
| |
| return 0; |
| } |
| |
| void mlx5e_build_drop_rq_param(struct mlx5_core_dev *mdev, |
| u16 q_counter, |
| struct mlx5e_rq_param *param) |
| { |
| void *rqc = param->rqc; |
| void *wq = MLX5_ADDR_OF(rqc, rqc, wq); |
| |
| MLX5_SET(wq, wq, wq_type, MLX5_WQ_TYPE_CYCLIC); |
| MLX5_SET(wq, wq, log_wq_stride, |
| mlx5e_get_rqwq_log_stride(MLX5_WQ_TYPE_CYCLIC, 1)); |
| MLX5_SET(rqc, rqc, counter_set_id, q_counter); |
| |
| param->wq.buf_numa_node = dev_to_node(mlx5_core_dma_dev(mdev)); |
| } |
| |
| void mlx5e_build_tx_cq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_cq_param *param) |
| { |
| void *cqc = param->cqc; |
| |
| MLX5_SET(cqc, cqc, log_cq_size, params->log_sq_size); |
| |
| mlx5e_build_common_cq_param(mdev, param); |
| param->cq_period_mode = params->tx_cq_moderation.cq_period_mode; |
| } |
| |
| void mlx5e_build_sq_param_common(struct mlx5_core_dev *mdev, |
| struct mlx5e_sq_param *param) |
| { |
| void *sqc = param->sqc; |
| void *wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| |
| MLX5_SET(wq, wq, log_wq_stride, ilog2(MLX5_SEND_WQE_BB)); |
| MLX5_SET(wq, wq, pd, mdev->mlx5e_res.hw_objs.pdn); |
| |
| param->wq.buf_numa_node = dev_to_node(mlx5_core_dma_dev(mdev)); |
| } |
| |
| void mlx5e_build_sq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_sq_param *param) |
| { |
| void *sqc = param->sqc; |
| void *wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| bool allow_swp; |
| |
| allow_swp = mlx5_geneve_tx_allowed(mdev) || |
| !!MLX5_IPSEC_DEV(mdev); |
| mlx5e_build_sq_param_common(mdev, param); |
| MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size); |
| MLX5_SET(sqc, sqc, allow_swp, allow_swp); |
| param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_SKB_TX_MPWQE); |
| param->stop_room = mlx5e_calc_sq_stop_room(mdev, params); |
| mlx5e_build_tx_cq_param(mdev, params, ¶m->cqp); |
| } |
| |
| static void mlx5e_build_ico_cq_param(struct mlx5_core_dev *mdev, |
| u8 log_wq_size, |
| struct mlx5e_cq_param *param) |
| { |
| void *cqc = param->cqc; |
| |
| MLX5_SET(cqc, cqc, log_cq_size, log_wq_size); |
| |
| mlx5e_build_common_cq_param(mdev, param); |
| |
| param->cq_period_mode = DIM_CQ_PERIOD_MODE_START_FROM_EQE; |
| } |
| |
| static u8 mlx5e_get_rq_log_wq_sz(void *rqc) |
| { |
| void *wq = MLX5_ADDR_OF(rqc, rqc, wq); |
| |
| return MLX5_GET(wq, wq, log_wq_sz); |
| } |
| |
| static u8 mlx5e_build_icosq_log_wq_sz(struct mlx5e_params *params, |
| struct mlx5e_rq_param *rqp) |
| { |
| switch (params->rq_wq_type) { |
| case MLX5_WQ_TYPE_LINKED_LIST_STRIDING_RQ: |
| return max_t(u8, MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE, |
| order_base_2(MLX5E_UMR_WQEBBS) + |
| mlx5e_get_rq_log_wq_sz(rqp->rqc)); |
| default: /* MLX5_WQ_TYPE_CYCLIC */ |
| return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE; |
| } |
| } |
| |
| static u8 mlx5e_build_async_icosq_log_wq_sz(struct mlx5_core_dev *mdev) |
| { |
| if (mlx5e_accel_is_ktls_rx(mdev)) |
| return MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE; |
| |
| return MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE; |
| } |
| |
| static void mlx5e_build_icosq_param(struct mlx5_core_dev *mdev, |
| u8 log_wq_size, |
| struct mlx5e_sq_param *param) |
| { |
| void *sqc = param->sqc; |
| void *wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| |
| mlx5e_build_sq_param_common(mdev, param); |
| |
| MLX5_SET(wq, wq, log_wq_sz, log_wq_size); |
| MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(mdev, reg_umr_sq)); |
| mlx5e_build_ico_cq_param(mdev, log_wq_size, ¶m->cqp); |
| } |
| |
| static void mlx5e_build_async_icosq_param(struct mlx5_core_dev *mdev, |
| u8 log_wq_size, |
| struct mlx5e_sq_param *param) |
| { |
| void *sqc = param->sqc; |
| void *wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| |
| mlx5e_build_sq_param_common(mdev, param); |
| param->stop_room = mlx5e_stop_room_for_wqe(1); /* for XSK NOP */ |
| param->is_tls = mlx5e_accel_is_ktls_rx(mdev); |
| if (param->is_tls) |
| param->stop_room += mlx5e_stop_room_for_wqe(1); /* for TLS RX resync NOP */ |
| MLX5_SET(sqc, sqc, reg_umr, MLX5_CAP_ETH(mdev, reg_umr_sq)); |
| MLX5_SET(wq, wq, log_wq_sz, log_wq_size); |
| mlx5e_build_ico_cq_param(mdev, log_wq_size, ¶m->cqp); |
| } |
| |
| void mlx5e_build_xdpsq_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| struct mlx5e_sq_param *param) |
| { |
| void *sqc = param->sqc; |
| void *wq = MLX5_ADDR_OF(sqc, sqc, wq); |
| |
| mlx5e_build_sq_param_common(mdev, param); |
| MLX5_SET(wq, wq, log_wq_sz, params->log_sq_size); |
| param->is_mpw = MLX5E_GET_PFLAG(params, MLX5E_PFLAG_XDP_TX_MPWQE); |
| mlx5e_build_tx_cq_param(mdev, params, ¶m->cqp); |
| } |
| |
| int mlx5e_build_channel_param(struct mlx5_core_dev *mdev, |
| struct mlx5e_params *params, |
| u16 q_counter, |
| struct mlx5e_channel_param *cparam) |
| { |
| u8 icosq_log_wq_sz, async_icosq_log_wq_sz; |
| int err; |
| |
| err = mlx5e_build_rq_param(mdev, params, NULL, q_counter, &cparam->rq); |
| if (err) |
| return err; |
| |
| icosq_log_wq_sz = mlx5e_build_icosq_log_wq_sz(params, &cparam->rq); |
| async_icosq_log_wq_sz = mlx5e_build_async_icosq_log_wq_sz(mdev); |
| |
| mlx5e_build_sq_param(mdev, params, &cparam->txq_sq); |
| mlx5e_build_xdpsq_param(mdev, params, &cparam->xdp_sq); |
| mlx5e_build_icosq_param(mdev, icosq_log_wq_sz, &cparam->icosq); |
| mlx5e_build_async_icosq_param(mdev, async_icosq_log_wq_sz, &cparam->async_icosq); |
| |
| return 0; |
| } |